[8RT( IRCvariscite,var-dvk-om44variscite,var-som-om44ti,omap4460ti,omap4 +7Variscite VAR-DVK-OM44chosenaliases?=/ocp/interconnect@48000000/segment@0/target-module@70000/i2c@0?B/ocp/interconnect@48000000/segment@0/target-module@72000/i2c@0?G/ocp/interconnect@48000000/segment@0/target-module@60000/i2c@0EL/ocp/interconnect@48000000/segment@200000/target-module@150000/i2c@0?Q/ocp/interconnect@48000000/segment@0/target-module@9c000/mmc@0?V/ocp/interconnect@48000000/segment@0/target-module@b4000/mmc@0?[/ocp/interconnect@48000000/segment@0/target-module@ad000/mmc@0?`/ocp/interconnect@48000000/segment@0/target-module@d1000/mmc@0?e/ocp/interconnect@48000000/segment@0/target-module@d5000/mmc@0Bj/ocp/interconnect@48000000/segment@0/target-module@6a000/serial@0Br/ocp/interconnect@48000000/segment@0/target-module@6c000/serial@0Bz/ocp/interconnect@48000000/segment@0/target-module@20000/serial@0B/ocp/interconnect@48000000/segment@0/target-module@6e000/serial@0 /ocp/dsp/ocp/ipu@55020000 /display /connectorcpus+cpu@0arm,cortex-a9cpucpuW0 `O  cpu@1arm,cortex-a9cpusram@40304000 mmio-sram@0@ interrupt-controller@48241000arm,cortex-a9-gic)H$H$  cache-controller@48242000arm,pl310-cacheH$ :H local-timer@48240600arm,cortex-a9-twd-timerH$  T  interrupt-controller@48281000ti,omap4-wugen-mpu)H(  ocpsimple-pm-bus_$ +ml3-noc@44000000ti,omap4-l3-nocDD ET  interconnect@4a300000ti,omap4-l4-wkupsimple-pm-bus_  fckJ0J0J0 taplaia0+$mJ0J1J2segment@0simple-pm-bus+m`` @@PPtarget-module@4000ti,sysc-omap2ti,sysc@@ trevsysc~ 0fck+ m@counter@0ti,omap-counter32k target-module@6000ti,sysc-omap4ti,sysc`trev+ m` prm@0ti,omap4-prmsimple-bus  T + m clocks+sys_clkin_ck@110 ti,mux-clock  abe_dpll_bypass_clk_mux_ck@108 ti,mux-clock =abe_dpll_refclk_mux_ck@10c ti,mux-clock  <dbgclk_mux_ckfixed-factor-clockl4_wkup_clk_mux_ck@108 ti,mux-clock syc_clk_div_ck@100ti,divider-clock usim_ck@1858ti,divider-clockX usim_fclk@1858ti,gate-clockXtrace_clk_div_ckti,clkdm-gate-clock  div_ts_ck@1888ti,divider-clock   bandgap_ts_fclk@1888ti,gate-clockclockdomainsemu_sys_clkdmti,clockdomainl4_wkup_cm@1800 ti,omap4-cm+ mclk@20 ti,clkctrl \ emu_sys_cm@1a00 ti,omap4-cm+ mclk@20 ti,clkctrl  prm@300#ti,omap4-prm-instti,omap-prm-inst prm@400#ti,omap4-prm-instti,omap-prm-inst hprm@500#ti,omap4-prm-instti,omap-prm-inst prm@600#ti,omap4-prm-instti,omap-prm-instprm@700#ti,omap4-prm-instti,omap-prm-inst 8prm@f00#ti,omap4-prm-instti,omap-prm-inst prm@1000#ti,omap4-prm-instti,omap-prm-inst prm@1100#ti,omap4-prm-instti,omap-prm-inst@ prm@1200#ti,omap4-prm-instti,omap-prm-inst prm@1300#ti,omap4-prm-instti,omap-prm-instprm@1400#ti,omap4-prm-instti,omap-prm-inst prm@1600#ti,omap4-prm-instti,omap-prm-instprm@1700#ti,omap4-prm-instti,omap-prm-inst prm@1900#ti,omap4-prm-instti,omap-prm-inst prm@1b00#ti,omap4-prm-instti,omap-prm-inst@target-module@a000ti,sysc-omap4ti,sysctrev+ mscrm@0ti,omap4-scrm clocks+auxclk0_src_gate_ck@310 ti,composite-no-wait-gate-clock auxclk0_src_mux_ck@310ti,composite-mux-clock  auxclk0_src_ckti,composite-clock auxclk0_ck@310ti,divider-clock  0auxclk1_src_gate_ck@314 ti,composite-no-wait-gate-clock !auxclk1_src_mux_ck@314ti,composite-mux-clock  "auxclk1_src_ckti,composite-clock!" #auxclk1_ck@314ti,divider-clock# 1auxclk2_src_gate_ck@318 ti,composite-no-wait-gate-clock $auxclk2_src_mux_ck@318ti,composite-mux-clock  %auxclk2_src_ckti,composite-clock$% &auxclk2_ck@318ti,divider-clock& 2auxclk3_src_gate_ck@31c ti,composite-no-wait-gate-clock 'auxclk3_src_mux_ck@31cti,composite-mux-clock  (auxclk3_src_ckti,composite-clock'( )auxclk3_ck@31cti,divider-clock) 3auxclk4_src_gate_ck@320 ti,composite-no-wait-gate-clock  *auxclk4_src_mux_ck@320ti,composite-mux-clock   +auxclk4_src_ckti,composite-clock*+ ,auxclk4_ck@320ti,divider-clock,  4auxclk5_src_gate_ck@324 ti,composite-no-wait-gate-clock$ -auxclk5_src_mux_ck@324ti,composite-mux-clock $ .auxclk5_src_ckti,composite-clock-. /auxclk5_ck@324ti,divider-clock/$ 5auxclkreq0_ck@210 ti,mux-clock012345auxclkreq1_ck@214 ti,mux-clock012345auxclkreq2_ck@218 ti,mux-clock012345auxclkreq3_ck@21c ti,mux-clock012345auxclkreq4_ck@220 ti,mux-clock012345 auxclkreq5_ck@224 ti,mux-clock012345$clockdomainstarget-module@c000ti,sysc-omap4ti,sysc trevsysc~+ mscm@c000ti,omap4-scm-wkupsegment@10000simple-pm-bus+xm@@PPtarget-module@0ti,sysc-omap2ti,sysctrevsyscsyss ~   fckdbclk+ mgpio@0ti,omap4-gpio T$6F)target-module@4000ti,sysc-omap2ti,sysc@@@trevsyscsyss "~ fck+ m@wdt@0ti,omap4-wdtti,omap3-wdt TPtarget-module@8000ti,sysc-omap2-timerti,sysctrevsyscsyss ' ~ fck+ mRftimer@0ti,omap3430-timer fcktimer_sys_ck T%q  target-module@c000ti,sysc-omap2ti,sysctrevsyscsyss ' ~ Xfck+ mkeypad@0ti,omap4-keypad Txtmpu disabledtarget-module@e000ti,sysc-omap4ti,sysc trevsysc~+ mpinmux@40 ti,omap4-padconfpinctrl-single@8+)default67pinmux_hsusbb1_phy_clk_pins pinmux_hsusbb1_hub_rst_pins 6pinmux_lan7500_rst_pins 7pinmux_twl6030_wkup_pins {segment@20000simple-pm-bus+m``  00@@PPpptarget-module@0ti,sysc disabled+ mtarget-module@2000ti,sysc disabled+ m target-module@4000ti,sysc disabled+ m@target-module@6000ti,sysc disabled+0m`p 0interconnect@4a000000ti,omap4-l4-cfgsimple-pm-bus_8 9fckJJJ taplaia0+TmJJJJ J (J(0J0segment@0simple-pm-bus+m 00@@PP``pp@  00 ``pp @@PPtarget-module@2000ti,sysc-omap4ti,sysc   trevsysc~+ m scm@0ti,omap4-scm-coresimple-bus+ mscm_conf@0syscon+ control-phy@300ti,control-phy-usb2tpower kcontrol-phy@33cti,control-phy-otghs<totghs_control jtarget-module@4000ti,sysc-omap4ti,sysc@trev+ m@cm1@0ti,omap4-cm1simple-bus + m clocks+extalt_clkin_ck fixed-clock$Dpad_clks_src_ck fixed-clock$ :pad_clks_ck@108ti,gate-clock:pad_slimbus_core_clks_ck fixed-clock$secure_32k_clk_src_ck fixed-clock$slimbus_src_clk fixed-clock$ ;slimbus_clk@108ti,gate-clock; sys_32k_ck fixed-clock$ virt_12000000_ck fixed-clock$ virt_13000000_ck fixed-clock$]@ virt_16800000_ck fixed-clock$Y virt_19200000_ck fixed-clock$$ virt_26000000_ck fixed-clock$ virt_27000000_ck fixed-clock$ virt_38400000_ck fixed-clock$I tie_low_clock_ck fixed-clock$utmi_phy_clkout_ck fixed-clock$xclk60mhsp1_ck fixed-clock$ dxclk60mhsp2_ck fixed-clock$ exclk60motg_ck fixed-clock$dpll_abe_ck@1e0ti,omap4-dpll-m4xen-clock<= >dpll_abe_x2_ck@1f0ti,omap4-dpll-x2-clock> ?dpll_abe_m2x2_ck@1f0ti,divider-clock?4F @abe_24m_fclkfixed-factor-clock@abe_clk@108ti,divider-clock@]dpll_abe_m3x2_ck@1f4ti,divider-clock?4F Acore_hsd_byp_clk_mux_ck@12c ti,mux-clockA, Bdpll_core_ck@120ti,omap4-dpll-core-clockB $,( Cdpll_core_x2_ckti,omap4-dpll-x2-clockC Ddpll_core_m6x2_ck@140ti,divider-clockD4@Fdpll_core_m2_ck@130ti,divider-clockC40F Eddrphy_ckfixed-factor-clockEdpll_core_m5x2_ck@13cti,divider-clockD4<F Fdiv_core_ck@100ti,divider-clockF Qdiv_iva_hs_clk@1dcti,divider-clockF] Jdiv_mpu_hs_clk@19cti,divider-clockF] Pdpll_core_m4x2_ck@138ti,divider-clockD48F Gdll_clk_div_ckfixed-factor-clockGdpll_abe_m2_ck@1f0ti,divider-clock> Tdpll_core_m3x2_gate_ck@134 ti,composite-no-wait-gate-clockD4 Hdpll_core_m3x2_div_ck@134ti,composite-divider-clockD4 Idpll_core_m3x2_ckti,composite-clockHI dpll_core_m7x2_ck@144ti,divider-clockD4DFiva_hsd_byp_clk_mux_ck@1ac ti,mux-clockJ Kdpll_iva_ck@1a0ti,omap4-dpll-clockKLs7 Ldpll_iva_x2_ckti,omap4-dpll-x2-clockL Mdpll_iva_m4x2_ck@1b8ti,divider-clockM4FNs~ Ndpll_iva_m5x2_ck@1bcti,divider-clockM4FOs]  Odpll_mpu_ck@160ti,omap4-dpll-clockP`dlh dpll_mpu_m2_ck@170ti,divider-clock4pFper_hs_clk_div_ckfixed-factor-clockA Uusb_hs_clk_div_ckfixed-factor-clockA [l3_div_ck@100ti,divider-clockQ Rl4_div_ck@100ti,divider-clockRlp_clk_div_ckfixed-factor-clock@ mpu_periphclkfixed-factor-clock ocp_abe_iclk@528ti,divider-clock S(per_abe_24m_fclkfixed-factor-clockTdummy_ck fixed-clock$clockdomainsmpuss_cm@300 ti,omap4-cm+ mclk@20 ti,clkctrl  tesla_cm@400 ti,omap4-cm+ mclk@20 ti,clkctrl  gabe_cm@500 ti,omap4-cm+ mclk@20 ti,clkctrl l Starget-module@8000ti,sysc-omap4ti,sysctrev+ m cm2@0ti,omap4-cm2simple-bus + m clocks+per_hsd_byp_clk_mux_ck@14c ti,mux-clockUL Vdpll_per_ck@140ti,omap4-dpll-clockV@DLH Wdpll_per_m2_ck@150ti,divider-clockWP _dpll_per_x2_ck@150ti,omap4-dpll-x2-clockWP Xdpll_per_m2x2_ck@150ti,divider-clockX4PF ^dpll_per_m3x2_gate_ck@154 ti,composite-no-wait-gate-clockXT Ydpll_per_m3x2_div_ck@154ti,composite-divider-clockXT Zdpll_per_m3x2_ckti,composite-clockYZ dpll_per_m4x2_ck@158ti,divider-clockX4XF dpll_per_m5x2_ck@15cti,divider-clockX4\Fdpll_per_m6x2_ck@160ti,divider-clockX4`F ]dpll_per_m7x2_ck@164ti,divider-clockX4dFdpll_usb_ck@180ti,omap4-dpll-j-type-clock[ \dpll_usb_clkdcoldo_ck@1b4ti,fixed-factor-clock\4Fdpll_usb_m2_ck@190ti,divider-clock\4F `ducati_clk_mux_ck@100 ti,mux-clockQ]func_12m_fclkfixed-factor-clock^func_24m_clkfixed-factor-clock_func_24mc_fclkfixed-factor-clock^func_48m_fclk@108ti,divider-clock^func_48mc_fclkfixed-factor-clock^func_64m_fclk@108ti,divider-clockfunc_96m_fclk@108ti,divider-clock^init_60m_fclk@104ti,divider-clock` cper_abe_nc_fclk@108ti,divider-clockTusb_phy_cm_clk32k@640ti,gate-clock@ lclockdomainsl3_init_clkdmti,clockdomain\l4_ao_cm@600 ti,omap4-cm+ mclk@20 ti,clkctrl  nl3_1_cm@700 ti,omap4-cm+ mclk@20 ti,clkctrl  l3_2_cm@800 ti,omap4-cm+ mclk@20 ti,clkctrl  ducati_cm@900 ti,omap4-cm + m clk@20 ti,clkctrl  l3_dma_cm@a00 ti,omap4-cm + m clk@20 ti,clkctrl  al3_emif_cm@b00 ti,omap4-cm + m clk@20 ti,clkctrl  d2d_cm@c00 ti,omap4-cm + m clk@20 ti,clkctrl  ml4_cfg_cm@d00 ti,omap4-cm + m clk@20 ti,clkctrl  9l3_instr_cm@e00 ti,omap4-cm+ mclk@20 ti,clkctrl $ ivahd_cm@f00 ti,omap4-cm+ mclk@20 ti,clkctrl  iss_cm@1000 ti,omap4-cm+ mclk@20 ti,clkctrl  ql3_dss_cm@1100 ti,omap4-cm+ mclk@20 ti,clkctrl  l3_gfx_cm@1200 ti,omap4-cm+ mclk@20 ti,clkctrl  l3_init_cm@1300 ti,omap4-cm+ mclk@20 ti,clkctrl  bl4_per_cm@1400 ti,omap4-cm+ mclock@20ti,clkctrl-l4-perti,clkctrl D rclock@1a0 ti,clkctrl-l4-secureti,clkctrl< target-module@56000ti,sysc-omap2ti,sysc``,`(trevsyscsyss #  ~ afck+ m`dma-controller@0ti,omap4430-sdmati,omap-sdma0T    target-module@58000ti,sysc-omap2ti,sysctrevsyscsyss #~ bfck+ mPhsi@0 ti,omap4-hsi@Ptsysgdd bhsi_fck TGgdd_mpu+ m@hsi-port@2000ti,omap4-hsi-port (ttxrx TChsi-port@3000ti,omap4-hsi-port08ttxrx TDtarget-module@5e000ti,sysc disabled+ m target-module@62000ti,sysc-omap2ti,sysc   trevsyscsyss  ~ bHfck+ m usbhstll@0 ti,usbhs-tll TNtarget-module@64000ti,sysc-omap4ti,sysc@@@trevsyscsyss ~ b8fck+ m@usbhshost@0ti,usbhs-host+ m cde3refclk_60m_intrefclk_60m_ext_p1refclk_60m_ext_p2 ehci-phyohci@800ti,ohci-omap3 TLehci@c00 ti,ehci-omap  TM ftarget-module@66000ti,sysc-omap2ti,sysc```trevsyscsyss  ~ gfck_hhrstctrl+ m`mmu@0ti,omap4-iommu T! segment@80000simple-pm-bus+m      @@PP``pp` `p p        target-module@29000ti,sysc disabled+ mtarget-module@2b000ti,sysc-omap2ti,sysctrevsyscsyss  ~ b@fck+ musb_otg_hs@0ti,omap4-musbT\]mcdma.i i 6usb2-phy@KS \jhw2target-module@2d000ti,sysc-omap2ti,sysctrevsyscsyss  ~ bfck+ mocp2scp@0ti,omap-ocp2scp+ musb2phy@80 ti,omap-usb2X\klwkupclk} itarget-module@36000ti,sysc-omap2ti,sysc```trevsyscsyss ~ mfck+ m`target-module@4d000ti,sysc-omap2ti,sysctrevsyscsyss ~ mfck+ mtarget-module@59000ti,sysc-omap4-srti,sysc8tsysc ~ nfck+ msmartreflex@0ti,omap4-smartreflex-mpu Ttarget-module@5b000ti,sysc-omap4-srti,sysc8tsysc ~ nfck+ msmartreflex@0ti,omap4-smartreflex-iva Tftarget-module@5d000ti,sysc-omap4-srti,sysc8tsysc ~ nfck+ msmartreflex@0ti,omap4-smartreflex-core Ttarget-module@60000ti,sysc disabled+ mtarget-module@74000ti,sysc-omap4ti,sysc@@ trevsysc  ~ 9fck+ m@mailbox@0ti,omap4-mailbox T mbox-ipu   mbox-dsp   target-module@76000ti,sysc-omap2ti,sysc```trevsyscsyss  ~ 9fck+ m`spinlock@0ti,omap4-hwspinlocksegment@100000simple-pm-bus+`m  00target-module@0ti,sysc-omap4ti,sysc trevsysc~+ mpinmux@40 ti,omap4-padconfpinctrl-single@+)defaultopinmux_mcpdm_pins( pinmux_twl6040_pins\` }pinmux_tsc2004_pinsPR upinmux_uart3_pins  spinmux_hsusbb1_pins`            opinmux_hsusbb1_phy_rst_pinsL pinmux_i2c1_pins ypinmux_i2c3_pins tpinmux_mmc1_pins0 pinmux_twl6030_pins^A zpinmux_uart2_pins  xpinmux_wl12xx_ctrl_pins"$& pinmux_mmc4_pins0 pinmux_uart1_pins  wpinmux_mcspi1_pins  pinmux_mcsasp_pinspinmux_dss_dpi_pins"$&(*,.0246tvxz|~ pinmux_dss_hdmi_pinsZ\^ pinmux_i2c4_pins pinmux_mmc5_pins8   pinmux_gpio_led_pins>@ pinmux_gpio_key_pinsb pinmux_ks8851_irq_pins< pinmux_hdmi_hpd_pinsX  pinmux_backlight_pins omap4_padconf_global@5a0sysconsimple-busp+ mp ppbias_regulator@60ti,pbias-omap4ti,pbias-omap`ppbias_mmc_omap4pbias_mmc_omap4w@ - target-module@2000ti,sysc disabled+ m target-module@8000ti,sysc disabled+ mtarget-module@a000ti,sysc-omap4ti,sysc trevsysc   ~" qfck+ msegment@180000simple-pm-bus+segment@200000simple-pm-bus+hm!!  @ @P P` `p p ! 0!0  !!`!`p!p@!@P!P!!""`"`p"p""""!!target-module@4000ti,sysc disabled+ m@target-module@6000ti,sysc disabled+ m`target-module@a000ti,sysc disabled+ mtarget-module@c000ti,sysc disabled+ mtarget-module@10000ti,sysc disabled+ mtarget-module@12000ti,sysc disabled+ m target-module@14000ti,sysc disabled+ m@target-module@16000ti,sysc disabled+ m`target-module@18000ti,sysc disabled+ mtarget-module@1c000ti,sysc disabled+ mtarget-module@1e000ti,sysc disabled+ mtarget-module@20000ti,sysc disabled+ mtarget-module@26000ti,sysc disabled+ m`target-module@28000ti,sysc disabled+ mtarget-module@2a000ti,sysc disabled+ msegment@280000simple-pm-bus+segment@300000simple-pm-bus+m042@@2@ `2`p2p2232 2@11@1 1 target-module@0ti,sysc disabled+m@  @@@ ``pp @interconnect@48000000ti,omap4-l4-persimple-pm-bus_ rfck0HHHHHHtaplaia0ia1ia2ia3+mH H segment@0simple-pm-bus+m  00@@PP``ppPP``pp  00 ` ` p p``pp``pp             @ @ ` ` @     0 0 @ @ P P        P P ` `  0 0 P Ptarget-module@20000ti,sysc-omap2ti,syscPTXtrevsyscsyss ~ r0fck+ mserial@0ti,omap4-uart TJ$ldefaultsokaytarget-module@32000ti,sysc-omap2-timerti,sysc   trevsyscsyss ' ~ rfck+ m timer@0ti,omap3430-timerrfcktimer_sys_ck T&target-module@34000ti,sysc-omap4-timerti,sysc@@ trevsysc ~ r fck+ m@timer@0ti,omap4430-timerr fcktimer_sys_ck T'target-module@36000ti,sysc-omap4-timerti,sysc`` trevsysc ~ r(fck+ m`timer@0ti,omap4430-timerr(fcktimer_sys_ck T(target-module@3e000ti,sysc-omap4-timerti,sysc trevsysc ~ r0fck+ mtimer@0ti,omap4430-timerr0fcktimer_sys_ck T-3target-module@40000ti,sysc disabled+ mtarget-module@55000ti,sysc-omap2ti,syscPPQtrevsyscsyss ~r@r@ fckdbclk+ mPgpio@0ti,omap4-gpio T6F) target-module@57000ti,sysc-omap2ti,syscppqtrevsyscsyss ~rHrH fckdbclk+ mpgpio@0ti,omap4-gpio T6F) target-module@59000ti,sysc-omap2ti,sysctrevsyscsyss ~rPrP fckdbclk+ mgpio@0ti,omap4-gpio T 6F) vtarget-module@5b000ti,sysc-omap2ti,sysctrevsyscsyss ~rXrX fckdbclk+ mgpio@0ti,omap4-gpio T!6F)target-module@5d000ti,sysc-omap2ti,sysctrevsyscsyss ~r`r` fckdbclk+ mgpio@0ti,omap4-gpio T"6F) ~target-module@60000ti,sysc-omap2ti,sysctrevsyscsyss ~ rfck+ mi2c@0 ti,omap4-i2c T=+defaulttokay$tsc2004@48 ti,tsc2004Hdefaultu vT disabledtmp105@49 ti,tmp105Ieeprom@50microchip,24c32atmel,24c32Ptarget-module@6a000ti,sysc-omap2ti,syscPTXtrevsyscsyss ~ r fck+ mserial@0ti,omap4-uart TH$lokaydefaultwtarget-module@6c000ti,sysc-omap2ti,syscPTXtrevsyscsyss ~ r(fck+ mserial@0ti,omap4-uart TI$lokaydefaultxtarget-module@6e000ti,sysc-omap2ti,syscPTXtrevsyscsyss ~ r8fck+ mserial@0ti,omap4-uart TF$l disabledtarget-module@70000ti,sysc-omap2ti,sysctrevsyscsyss ~ rfck+ mi2c@0 ti,omap4-i2c T8+defaultyokay$twl@48H T ti,twl6030)defaultz{rtcti,twl4030-rtcT regulator-vaux1ti,twl6030-vaux1B@ -regulator-vaux2ti,twl6030-vaux2O *regulator-vaux3ti,twl6030-vaux3B@ -regulator-vmmcti,twl6030-vmmcO - regulator-vppti,twl6030-vppw@ &%regulator-vusimti,twl6030-vusim- -@regulator-vdacti,twl6030-vdac regulator-vanati,twl6030-vanaregulator-vcxioti,twl6030-vcxio@ regulator-vusbti,twl6030-vusb |regulator-v1v8ti,twl6030-v1v8@ regulator-v2v1ti,twl6030-v2v1@ usb-comparatorti,twl6030-usbT T|pwmti,twl6030-pwm_pwmledti,twl6030-pwmled_gpadcti,twl6030-gpadcTjtwl@4b ti,twl6040Kdefault} Tw |~ target-module@72000ti,sysc-omap2ti,sysc   trevsyscsyss ~ rfck+ m i2c@0 ti,omap4-i2c T9+ disabledtarget-module@76000ti,sysc-omap4ti,sysc`` trevsysc ~ rfck+ m`target-module@78000ti,sysc-omap2ti,sysctrevsyscsyss  ~ r8fck+ melm@0ti,am3352-elm  T disabledtarget-module@86000ti,sysc-omap2-timerti,sysc```trevsyscsyss ' ~ rfck+ m`timer@0ti,omap3430-timerrfcktimer_sys_ck T.3target-module@88000ti,sysc-omap4-timerti,sysc trevsysc ~ rfck+ mtimer@0ti,omap4430-timerrfcktimer_sys_ck T/3target-module@90000ti,sysc-omap2ti,sysc   trevsysc ~ fck+ m rng@0 ti,omap4-rng  T4target-module@96000ti,sysc-omap2ti,sysc `tsysc  ~ rfck+ m `mcbsp@0ti,omap4-mcbsptmpu Tcommon txrx disabledtarget-module@98000ti,sysc-omap4ti,sysc   trevsysc ~ rfck+ m spi@0ti,omap4-mcspi TA+@#$%&'()* tx0rx0tx1rx1tx2rx2tx3rx3okaydefaulteth@0ks8851defaultn6 ~T target-module@9a000ti,sysc-omap4ti,sysc   trevsysc ~ rfck+ m spi@0ti,omap4-mcspi TB+ +,-.tx0rx0tx1rx1 disabledtarget-module@9c000ti,sysc-omap4ti,sysc   trevsysc ~ bfck+ m mmc@0ti,omap4-hsmmc TS=>txrxdefault&2<okaytarget-module@9e000ti,sysc disabled+ m target-module@a2000ti,sysc disabled+ m target-module@a4000ti,sysc disabled+m @ Ptarget-module@a5000ti,sysc-omap2ti,sysc P0 P4 P8trevsyscsyss ~ fck+ m Pdes@0 ti,omap4-des TRuttxrxtarget-module@a8000ti,sysc disabled+ m @target-module@ad000ti,sysc-omap4ti,sysc   trevsysc ~ rfck+ m mmc@0ti,omap4-hsmmc T^MNtxrx disabledtarget-module@b0000ti,sysc disabled+ m target-module@b2000ti,sysc-omap2ti,sysc   trevsyscsyss R rhfck+ m 1w@0 ti,omap3-1w T:target-module@b4000ti,sysc-omap4ti,sysc @ @ trevsysc ~ bfck+ m @mmc@0ti,omap4-hsmmc TV/0txrx disabledtarget-module@b8000ti,sysc-omap4ti,sysc   trevsysc ~ rfck+ m spi@0ti,omap4-mcspi T[+tx0rx0 disabledtarget-module@ba000ti,sysc-omap4ti,sysc   trevsysc ~ rfck+ m spi@0ti,omap4-mcspi T0+FGtx0rx0 disabledtarget-module@d1000ti,sysc-omap4ti,sysc   trevsysc ~ rfck+ m mmc@0ti,omap4-hsmmc T`9:txrxokaydefault&?2M+wlcore@2 ti,wl1271 T `Itarget-module@d5000ti,sysc-omap4ti,sysc P P trevsysc ~ r@fck+ m Pmmc@0ti,omap4-hsmmc T;;<txrxokaydefault&2 tvsegment@200000simple-pm-bus+m55target-module@150000ti,sysc-omap2ti,sysctrevsyscsyss ~ rfck+ mi2c@0 ti,omap4-i2c T>+okaydefault$target-module@48210000ti,sysc-omap4-simpleti,sysc_ fck+ mH!mpu ti,omap4-mpu}interconnect@40100000ti,omap4-l4-abesimple-pm-bus@@tlaap_+m@IIsegment@0simple-pm-bus+0m  00@@PP``pp  00      IIIII I I0I0I@I@IPIPI`I`IpIpIIIIIIIIIIIIIIIII I I0I0IIIIIIIIIIIIIIIIIIIII I I I I I I I III I target-module@22000ti,sysc-omap2ti,sysc tsysc  ~ S(fck+m I I mcbsp@0ti,omap4-mcbspI tmpudma Tcommon!"txrx disabledtarget-module@24000ti,sysc-omap2ti,sysc@tsysc  ~ S0fck+m@I@I@mcbsp@0ti,omap4-mcbspI@tmpudma Tcommontxrx disabledtarget-module@26000ti,sysc-omap2ti,sysc`tsysc  ~ S8fck+m`I`I`mcbsp@0ti,omap4-mcbspI`tmpudma Tcommontxrx disabledtarget-module@28000ti,sysc-mcaspti,sysc trevsysc~ S fck+mIItarget-module@2a000ti,sysc disabled+mIItarget-module@2e000ti,sysc-omap4ti,sysc trevsysc ~ Sfck+mIIdmic@0ti,omap4-dmicItmpudma TrCup_link disabledtarget-module@30000ti,sysc-omap2ti,sysctrevsyscsyss "~ Shfck+mIIwdt@0ti,omap4-wdtti,omap3-wdt TPtarget-module@32000ti,sysc-omap4ti,sysc   trevsysc ~ Sfck+m I I okaydefaultmcpdm@0ti,omap4-mcpdmI tmpudma TpABup_linkdn_linkpdmclk target-module@38000ti,sysc-omap4-timerti,sysc trevsysc ~ SHfck+mIItimer@0ti,omap4430-timerISHfcktimer_sys_ck T)target-module@3a000ti,sysc-omap4-timerti,sysc trevsysc ~ SPfck+mIItimer@0ti,omap4430-timerISPfcktimer_sys_ck T*target-module@3c000ti,sysc-omap4-timerti,sysc trevsysc ~ SXfck+mIItimer@0ti,omap4430-timerISXfcktimer_sys_ck T+target-module@3e000ti,sysc-omap4-timerti,sysc trevsysc ~ S`fck+mIItimer@0ti,omap4430-timerIS`fcktimer_sys_ck T,3target-module@80000ti,sysc disabled+mIItarget-module@a0000ti,sysc disabled+m I I target-module@c0000ti,sysc disabled+m I I target-module@f1000ti,sysc-omap4ti,sysc trevsysc ~ Sfck+mIItarget-module@50000000ti,sysc-omap2ti,syscPPPtrevsyscsyss ~ fck+mPP@gpmc@50000000ti,omap4430-gpmcP+ TrxtxRfck)6F disabledtarget-module@52000000ti,sysc-omap4ti,syscRR trevsysc ~"_ qfck+ mRtarget-module@54000000ti,sysc-omap4-simpleti,sysc_ fck+ mTpmuarm,cortex-a9-pmuT67target-module@55082000ti,sysc-omap2ti,syscU U U trevsyscsyss ~  fck8rstctrl mU +mmu@0ti,omap4-iommu Td! target-module@4012c000ti,sysc-omap4ti,sysc@@ trevsysc ~ S@fck+m@IItarget-module@4e000000ti,sysc-omap2ti,syscNN trevsysc ~ mN+dmm@0 ti,omap4-dmm Tqtarget-module@4c000000ti,sysc-omap4-simpleti,syscLtrev fckf+ mLemif@0 ti,emif-4d Tn target-module@4d000000ti,sysc-omap4-simpleti,syscMtrev fckf+ mMemif@0 ti,emif-4d To dsp ti,omap4-dsp )h g0omap4-dsp-fw.xe64T> disabledipu@55020000 ti,omap4-ipuUtl2ram)88 0omap4-ipu-fw.xem3> disabledtarget-module@4b501000ti,sysc-omap2ti,syscKPKPKPtrevsyscsyss ~ fck+ mKPaes@0 ti,omap4-aes TUontxrxtarget-module@4b701000ti,sysc-omap2ti,syscKpKpKptrevsyscsyss ~ fck+ mKpaes@0 ti,omap4-aes T@rqtxrxtarget-module@4b100000ti,sysc-omap3-shamti,syscKKKtrevsyscsyss  ~ (fck+ mKsham@0ti,omap4-sham T3wrxregulator-abb-mpu ti,abb-v2abb_mpu+E^2ookayJ0{J0`J"h'tbase-addressint-addressefuse-addressxO1regulator-abb-iva ti,abb-v2abb_iva+E^2ookayJ0{J0`J"h'tbase-addressint-addressefuse-addressx~e  target-module@56000000ti,sysc-omap4ti,syscVV trevsysc~_ fck+ mVtarget-module@58000000ti,sysc-omap2ti,syscXX trevsyss_0 fckhdmi_clksys_clktv_clk+ mXdss@0 ti,omap4-dssokay fck+ mdefaulttarget-module@1000ti,sysc-omap2ti,sysctrevsyscsyss ~    fcksys_clk+ mdispc@0ti,omap4-dispc T fcktarget-module@2000ti,sysc-omap2ti,sysc   trevsyscsyss ~   fcksys_clk+ m encoder@0 disabledRfckicktarget-module@3000ti,sysc-omap2ti,sysc0trev sys_clk+ m0encoder@0ti,omap4-venc disabled fcktarget-module@4000ti,sysc-omap2ti,sysc@@@trevsyscsyss ~ + m@encoder@0 ti,omap4-dsi@ tprotophypll T5 disabled  fcksys_clk+target-module@5000ti,sysc-omap2ti,syscPPPtrevsyscsyss ~ + mPencoder@0 ti,omap4-dsi@ tprotophypll TTokay  fcksys_clk+target-module@6000ti,sysc-omap4ti,sysc`` trevsysc~   fckdss_clk+ m` encoder@0ti,omap4-hdmi twppllphycore Teokay  fcksys_clkL audio_txdefaultportendpoint portendpoint target-module@5a000000ti,sysc-omap4ti,syscZZ trevsysc  ~_rstctrl fck+mZZ[[iva ti,ivahdbandgap@4a002260J"`J#,J#xti,omap4460-bandgap T~ w thermal-zonescpu_thermal\۫tripscpu_alert passive cpu_critH  criticalcooling-mapsmap0+ 0memory@80000000memoryǀ@soundti,abe-twl6040 ?VAR-SOM-OM44HIU^LiHeadset StereophoneHSOLHeadset StereophoneHSORAFMLLine InAFMRLine Inhsusb1_phyusb-nop-xceivdefault z~}3 main_clk$$ ffixedregulator-vbatregulator-fixedVBAT2Z 2Z@ wl12xx_vmmcdefaultregulator-fixedvwl1271w@ w@  p leds gpio-ledsdefaultled0var:green:led0 w~  heartbeatled1var:green:led1 w~ gpio-keys gpio-keysdefault+user-key@184user w~connectorhdmi-connectordefaulthdmia portendpoint displayinnolux,at070tn83panel-dpilcdpanel-timing$U(  ( 0  * 2  ?portendpoint backlightgpio-backlightdefault wv compatibleinterrupt-parent#address-cells#size-cellsmodeli2c0i2c1i2c2i2c3mmc0mmc1mmc2mmc3mmc4serial0serial1serial2serial3rproc0rproc1display0display1device_typenext-level-cacheregclocksclock-namesclock-latencyoperating-points#cooling-cellsphandleinterrupt-controller#interrupt-cellscache-unifiedcache-levelinterruptspower-domainsrangesreg-namesti,sysc-sidle#clock-cellsti,index-starts-at-oneti,bit-shiftclock-multclock-divti,max-divti,dividers#power-domain-cells#reset-cellsti,sysc-maskti,syss-maskti,gpio-always-ongpio-controller#gpio-cellsti,no-reset-on-initti,no-idleti,timer-alwonassigned-clocksassigned-clock-parentsstatus#pinctrl-cellspinctrl-single,register-widthpinctrl-single,function-maskpinctrl-namespinctrl-0pinctrl-single,pinsclock-frequencyti,autoidle-shiftti,invert-autoidle-bitti,index-power-of-twoassigned-clock-ratesti,clock-divti,clock-multti,sysc-midle#dma-cellsdma-channelsdma-requestsinterrupt-namesport1-moderemote-wakeup-connectedphysresetsreset-names#iommu-cellsusb-phyphy-namesmultipointnum-epsram-bitsctrl-moduleinterface-typepower#phy-cells#mbox-cellsti,mbox-num-usersti,mbox-num-fifosti,mbox-txti,mbox-rx#hwlock-cellssysconregulator-nameregulator-min-microvoltregulator-max-microvoltti,sysc-delay-usti,timer-pwmregulator-always-onusb-supply#pwm-cells#io-channel-cellsti,audpwron-gpiovio-supplyv2v1-supplyenable-active-highti,buffer-sizedmasdma-namesti,spi-num-csspi-max-frequencyti,dual-voltti,needs-special-resetpbias-supplyvmmc-supplybus-widthti,non-removablecap-power-off-cardref-clock-frequencycd-gpiossramti,timer-dspti,no-idle-on-initgpmc,num-csgpmc,num-waitpinsti,iommu-bus-err-backphy-typehw-caps-read-idle-ctrlhw-caps-ll-interfacehw-caps-temp-alertti,bootregiommusfirmware-namemboxesti,tranxdone-status-maskti,settling-timeti,clock-cyclesti,abb_infovdd-supplyvdda-supplyremote-endpointdata-lines#thermal-sensor-cellspolling-delay-passivepolling-delaythermal-sensorscoefficientstemperaturehysteresistripcooling-deviceti,modelti,mclk-freqti,mcpdmti,twl6040ti,audio-routingreset-gpiosvcc-supplyregulator-boot-onstartup-delay-uslabellinux,default-triggerlinux,codewakeup-sourcehpd-gpioshback-porchhactivehfront-porchhsync-lenvback-porchvactivevfront-porchvsync-len