8( /dRcompulab,omap3-sbc-t3730compulab,omap3-cm-t3730ti,omap3630ti,omap36xxti,omap3 +!7CompuLab SBC-T3730 with CM-T3730chosenaliases=/ocp@68000000/i2c@48070000B/ocp@68000000/i2c@48072000G/ocp@68000000/i2c@48060000L/ocp@68000000/serial@4806a000T/ocp@68000000/serial@4806c000\/ocp@68000000/serial@49020000d/ocp@68000000/serial@49042000l/dvi-connectoru/svideo-connectorcpus+cpu@0arm,cortex-a8~cpucpupmu@54000000arm,cortex-a8-pmuTdebugsssocti,omap-inframpu ti,omap3-mpumpuiva ti,iva2.2ivadsp ti,omap3-c64ocp@68000000ti,omap3-l3-smxsimple-bush +l3_mainl4@48000000ti,omap3-l4-coresimple-bus+ Hscm@2000ti,omap3-scmsimple-bus + pinmux@30 ti,omap3-padconfpinctrl-single08++Ifdefaulttpinmux_uart3_pins~nppinmux_mmc1_pins0~pinmux_green_led_pins~pinmux_dss_dpi_pins_common~pinmux_dss_dpi_pins_cm_t35x0~pinmux_ads7846_pins~pinmux_mcspi1_pins ~pinmux_i2c1_pins~pinmux_mcbsp2_pins ~ pinmux_smsc1_pins~j pinmux_hsusb0_pins`~rtvxz|~pinmux_twl4030_pins~Apinmux_mmc2_pins0~(*,.02pinmux_wl12xx_gpio~4"pinmux_smsc2_pins~ pinmux_tfp410_pins~$pinmux_i2c3_pins~pinmux_sb_t35_audio_amp~(pinmux_sb_t35_usb_hub_pins~scm_conf@270sysconsimple-busp0+ p0pbias_regulator@2b0ti,pbias-omap3ti,pbias-omappbias_mmc_omap2430pbias_mmc_omap2430w@-clocks+mcbsp5_mux_fck@68ti,composite-mux-clock h mcbsp5_fckti,composite-clock mcbsp1_mux_fck@4ti,composite-mux-clock  mcbsp1_fckti,composite-clock mcbsp2_mux_fck@4ti,composite-mux-clock mcbsp2_fckti,composite-clockmcbsp3_mux_fck@68ti,composite-mux-clock hmcbsp3_fckti,composite-clockmcbsp4_mux_fck@68ti,composite-mux-clock hmcbsp4_fckti,composite-clockclockdomainspinmux@a00 ti,omap3-padconfpinctrl-single \++Ipinmux_twl4030_vpins ~pinmux_dss_dpi_pins_cm_t37300~ aes@480c5000 ti,omap3-aesaesH PPABtxrxprm@48306000 ti,omap3-prmH0`@ clocks+virt_16_8m_ck fixed-clock Yosc_sys_ck@d40 ti,mux-clock @sys_ck@1270ti,divider-clockp$!sys_clkout1@d70ti,gate-clock pdpll3_x2_ckfixed-factor-clock;Fdpll3_m2x2_ckfixed-factor-clock;F dpll4_x2_ckfixed-factor-clock;Fcorex2_fckfixed-factor-clock ;F"wkup_l4_ickfixed-factor-clock!;FQcorex2_d3_fckfixed-factor-clock";Fcorex2_d5_fckfixed-factor-clock";Fclockdomainscm@48004000 ti,omap3-cmH@@clocks+dummy_apb_pclk fixed-clock omap_32k_fck fixed-clock Cvirt_12m_ck fixed-clock virt_13m_ck fixed-clock ]@virt_19200000_ck fixed-clock $virt_26000000_ck fixed-clock virt_38_4m_ck fixed-clock Idpll4_ck@d00ti,omap3-dpll-per-j-type-clock!! D 0dpll4_m2_ck@d48ti,divider-clock? H$#dpll4_m2x2_mul_ckfixed-factor-clock#;F$dpll4_m2x2_ck@d00ti,hsdiv-gate-clock$ P%omap_96m_alwon_fckfixed-factor-clock%;F,dpll3_ck@d00ti,omap3-dpll-core-clock!! @ 0dpll3_m3_ck@1140ti,divider-clock@$&dpll3_m3x2_mul_ckfixed-factor-clock&;F'dpll3_m3x2_ck@d00ti,hsdiv-gate-clock'  P(emu_core_alwon_ckfixed-factor-clock(;Fesys_altclk fixed-clock 1mcbsp_clks fixed-clock  dpll3_m2_ck@d40ti,divider-clock @$core_ckfixed-factor-clock;F)dpll1_fck@940ti,divider-clock) @$*dpll1_ck@904ti,omap3-dpll-clock!*  $ @ 4dpll1_x2_ckfixed-factor-clock;F+dpll1_x2m2_ck@944ti,divider-clock+ D$?cm_96m_fckfixed-factor-clock,;F-omap_96m_fck@d40 ti,mux-clock-! @Hdpll4_m3_ck@e40ti,divider-clock @$.dpll4_m3x2_mul_ckfixed-factor-clock.;F/dpll4_m3x2_ck@d00ti,hsdiv-gate-clock/ P0omap_54m_fck@d40 ti,mux-clock01 @;cm_96m_d2_fckfixed-factor-clock-;F2omap_48m_fck@d40 ti,mux-clock21 @3omap_12m_fckfixed-factor-clock3;FJdpll4_m4_ck@e40ti,divider-clock@$4dpll4_m4x2_mul_ckti,fixed-factor-clock4ft5dpll4_m4x2_ck@d00ti,gate-clock5 Pdpll4_m5_ck@f40ti,divider-clock?@$6dpll4_m5x2_mul_ckti,fixed-factor-clock6ft7dpll4_m5x2_ck@d00ti,hsdiv-gate-clock7 Pmdpll4_m6_ck@1140ti,divider-clock?@$8dpll4_m6x2_mul_ckfixed-factor-clock8;F9dpll4_m6x2_ck@d00ti,hsdiv-gate-clock9 P:emu_per_alwon_ckfixed-factor-clock:;Ffclkout2_src_gate_ck@d70 ti,composite-no-wait-gate-clock) p<clkout2_src_mux_ck@d70ti,composite-mux-clock)!-; p=clkout2_src_ckti,composite-clock<=>sys_clkout2@d70ti,divider-clock>@ pmpu_ckfixed-factor-clock?;F@arm_fck@924ti,divider-clock@ $emu_mpu_alwon_ckfixed-factor-clock@;Fgl3_ick@a40ti,divider-clock) @$Al4_ick@a40ti,divider-clockA @$Brm_ick@c40ti,divider-clockB @$gpt10_gate_fck@a00ti,composite-gate-clock!  Dgpt10_mux_fck@a40ti,composite-mux-clockC! @Egpt10_fckti,composite-clockDEgpt11_gate_fck@a00ti,composite-gate-clock!  Fgpt11_mux_fck@a40ti,composite-mux-clockC! @Ggpt11_fckti,composite-clockFGcore_96m_fckfixed-factor-clockH;Fmmchs2_fck@a00ti,wait-gate-clock mmchs1_fck@a00ti,wait-gate-clock i2c3_fck@a00ti,wait-gate-clock i2c2_fck@a00ti,wait-gate-clock i2c1_fck@a00ti,wait-gate-clock mcbsp5_gate_fck@a00ti,composite-gate-clock    mcbsp1_gate_fck@a00ti,composite-gate-clock    core_48m_fckfixed-factor-clock3;FImcspi4_fck@a00ti,wait-gate-clockI mcspi3_fck@a00ti,wait-gate-clockI mcspi2_fck@a00ti,wait-gate-clockI mcspi1_fck@a00ti,wait-gate-clockI uart2_fck@a00ti,wait-gate-clockI uart1_fck@a00ti,wait-gate-clockI  core_12m_fckfixed-factor-clockJ;FKhdq_fck@a00ti,wait-gate-clockK core_l3_ickfixed-factor-clockA;FLsdrc_ick@a10ti,wait-gate-clockL gpmc_fckfixed-factor-clockL;Fcore_l4_ickfixed-factor-clockB;FMmmchs2_ick@a10ti,omap3-interface-clockM mmchs1_ick@a10ti,omap3-interface-clockM hdq_ick@a10ti,omap3-interface-clockM mcspi4_ick@a10ti,omap3-interface-clockM mcspi3_ick@a10ti,omap3-interface-clockM mcspi2_ick@a10ti,omap3-interface-clockM mcspi1_ick@a10ti,omap3-interface-clockM i2c3_ick@a10ti,omap3-interface-clockM i2c2_ick@a10ti,omap3-interface-clockM i2c1_ick@a10ti,omap3-interface-clockM uart2_ick@a10ti,omap3-interface-clockM uart1_ick@a10ti,omap3-interface-clockM  gpt11_ick@a10ti,omap3-interface-clockM  gpt10_ick@a10ti,omap3-interface-clockM  mcbsp5_ick@a10ti,omap3-interface-clockM  mcbsp1_ick@a10ti,omap3-interface-clockM  omapctrl_ick@a10ti,omap3-interface-clockM dss_tv_fck@e00ti,gate-clock;dss_96m_fck@e00ti,gate-clockHdss2_alwon_fck@e00ti,gate-clock!dummy_ck fixed-clock gpt1_gate_fck@c00ti,composite-gate-clock! Ngpt1_mux_fck@c40ti,composite-mux-clockC! @Ogpt1_fckti,composite-clockNOaes2_ick@a10ti,omap3-interface-clockM wkup_32k_fckfixed-factor-clockC;FPgpio1_dbck@c00ti,gate-clockP sha12_ick@a10ti,omap3-interface-clockM wdt2_fck@c00ti,wait-gate-clockP wdt2_ick@c10ti,omap3-interface-clockQ wdt1_ick@c10ti,omap3-interface-clockQ gpio1_ick@c10ti,omap3-interface-clockQ omap_32ksync_ick@c10ti,omap3-interface-clockQ gpt12_ick@c10ti,omap3-interface-clockQ gpt1_ick@c10ti,omap3-interface-clockQ per_96m_fckfixed-factor-clock,;Fper_48m_fckfixed-factor-clock3;FRuart3_fck@1000ti,wait-gate-clockR gpt2_gate_fck@1000ti,composite-gate-clock!Sgpt2_mux_fck@1040ti,composite-mux-clockC!@Tgpt2_fckti,composite-clockSTgpt3_gate_fck@1000ti,composite-gate-clock!Ugpt3_mux_fck@1040ti,composite-mux-clockC!@Vgpt3_fckti,composite-clockUVgpt4_gate_fck@1000ti,composite-gate-clock!Wgpt4_mux_fck@1040ti,composite-mux-clockC!@Xgpt4_fckti,composite-clockWXgpt5_gate_fck@1000ti,composite-gate-clock!Ygpt5_mux_fck@1040ti,composite-mux-clockC!@Zgpt5_fckti,composite-clockYZgpt6_gate_fck@1000ti,composite-gate-clock![gpt6_mux_fck@1040ti,composite-mux-clockC!@\gpt6_fckti,composite-clock[\gpt7_gate_fck@1000ti,composite-gate-clock!]gpt7_mux_fck@1040ti,composite-mux-clockC!@^gpt7_fckti,composite-clock]^gpt8_gate_fck@1000ti,composite-gate-clock! _gpt8_mux_fck@1040ti,composite-mux-clockC!@`gpt8_fckti,composite-clock_`gpt9_gate_fck@1000ti,composite-gate-clock! agpt9_mux_fck@1040ti,composite-mux-clockC!@bgpt9_fckti,composite-clockabper_32k_alwon_fckfixed-factor-clockC;Fcgpio6_dbck@1000ti,gate-clockcgpio5_dbck@1000ti,gate-clockcgpio4_dbck@1000ti,gate-clockcgpio3_dbck@1000ti,gate-clockcgpio2_dbck@1000ti,gate-clockc wdt3_fck@1000ti,wait-gate-clockc per_l4_ickfixed-factor-clockB;Fdgpio6_ick@1010ti,omap3-interface-clockdgpio5_ick@1010ti,omap3-interface-clockdgpio4_ick@1010ti,omap3-interface-clockdgpio3_ick@1010ti,omap3-interface-clockdgpio2_ick@1010ti,omap3-interface-clockd wdt3_ick@1010ti,omap3-interface-clockd uart3_ick@1010ti,omap3-interface-clockd uart4_ick@1010ti,omap3-interface-clockdgpt9_ick@1010ti,omap3-interface-clockd gpt8_ick@1010ti,omap3-interface-clockd gpt7_ick@1010ti,omap3-interface-clockdgpt6_ick@1010ti,omap3-interface-clockdgpt5_ick@1010ti,omap3-interface-clockdgpt4_ick@1010ti,omap3-interface-clockdgpt3_ick@1010ti,omap3-interface-clockdgpt2_ick@1010ti,omap3-interface-clockdmcbsp2_ick@1010ti,omap3-interface-clockdmcbsp3_ick@1010ti,omap3-interface-clockdmcbsp4_ick@1010ti,omap3-interface-clockdmcbsp2_gate_fck@1000ti,composite-gate-clock mcbsp3_gate_fck@1000ti,composite-gate-clock mcbsp4_gate_fck@1000ti,composite-gate-clock emu_src_mux_ck@1140 ti,mux-clock!efg@hemu_src_ckti,clkdm-gate-clockhipclk_fck@1140ti,divider-clocki@$pclkx2_fck@1140ti,divider-clocki@$atclk_fck@1140ti,divider-clocki@$traceclk_src_fck@1140 ti,mux-clock!efg@jtraceclk_fck@1140ti,divider-clockj @$secure_32k_fck fixed-clock kgpt12_fckfixed-factor-clockk;Fwdt1_fckfixed-factor-clockk;Fsecurity_l4_ick2fixed-factor-clockB;Flaes1_ick@a14ti,omap3-interface-clockl rng_ick@a14ti,omap3-interface-clockl sha11_ick@a14ti,omap3-interface-clockl des1_ick@a14ti,omap3-interface-clockl cam_mclk@f00ti,gate-clockmcam_ick@f10!ti,omap3-no-wait-interface-clockBcsi2_96m_fck@f00ti,gate-clocksecurity_l3_ickfixed-factor-clockA;Fnpka_ick@a14ti,omap3-interface-clockn icr_ick@a10ti,omap3-interface-clockM des2_ick@a10ti,omap3-interface-clockM mspro_ick@a10ti,omap3-interface-clockM mailboxes_ick@a10ti,omap3-interface-clockM ssi_l4_ickfixed-factor-clockB;Fusr1_fck@c00ti,wait-gate-clock! sr2_fck@c00ti,wait-gate-clock! sr_l4_ickfixed-factor-clockB;Fdpll2_fck@40ti,divider-clock)@$odpll2_ck@4ti,omap3-dpll-clock!o$@4pdpll2_m2_ck@44ti,divider-clockpD$qiva2_ck@0ti,wait-gate-clockqmodem_fck@a00ti,omap3-interface-clock! sad2d_ick@a10ti,omap3-interface-clockA mad2d_ick@a18ti,omap3-interface-clockA mspro_fck@a00ti,wait-gate-clock ssi_ssr_gate_fck_3430es2@a00 ti,composite-no-wait-gate-clock" rssi_ssr_div_fck_3430es2@a40ti,composite-divider-clock" @$sssi_ssr_fck_3430es2ti,composite-clockrstssi_sst_fck_3430es2fixed-factor-clockt;Fhsotgusb_ick_3430es2@a10"ti,omap3-hsotgusb-interface-clockL ssi_ick_3430es2@a10ti,omap3-ssi-interface-clocku usim_gate_fck@c00ti,composite-gate-clockH  sys_d2_ckfixed-factor-clock!;Fwomap_96m_d2_fckfixed-factor-clockH;Fxomap_96m_d4_fckfixed-factor-clockH;Fyomap_96m_d8_fckfixed-factor-clockH;Fzomap_96m_d10_fckfixed-factor-clockH;F {dpll5_m2_d4_ckfixed-factor-clockv;F|dpll5_m2_d8_ckfixed-factor-clockv;F}dpll5_m2_d16_ckfixed-factor-clockv;F~dpll5_m2_d20_ckfixed-factor-clockv;Fusim_mux_fck@c40ti,composite-mux-clock(!wxyz{|}~ @$usim_fckti,composite-clockusim_ick@c10ti,omap3-interface-clockQ  dpll5_ck@d04ti,omap3-dpll-clock!!  $ L 4dpll5_m2_ck@d50ti,divider-clock P$vsgx_gate_fck@b00ti,composite-gate-clock) core_d3_ckfixed-factor-clock);Fcore_d4_ckfixed-factor-clock);Fcore_d6_ckfixed-factor-clock);Fomap_192m_alwon_fckfixed-factor-clock%;Fcore_d2_ckfixed-factor-clock);Fsgx_mux_fck@b40ti,composite-mux-clock - @sgx_fckti,composite-clocksgx_ick@b10ti,wait-gate-clockA cpefuse_fck@a08ti,gate-clock! ts_fck@a08ti,gate-clockC usbtll_fck@a08ti,wait-gate-clockv usbtll_ick@a18ti,omap3-interface-clockM mmchs3_ick@a10ti,omap3-interface-clockM mmchs3_fck@a00ti,wait-gate-clock dss1_alwon_fck_3430es2@e00ti,dss-gate-clockdss_ick_3430es2@e10ti,omap3-dss-interface-clockBusbhost_120m_fck@1400ti,gate-clockvusbhost_48m_fck@1400ti,dss-gate-clock3usbhost_ick@1410ti,omap3-dss-interface-clockBuart4_fck@1000ti,wait-gate-clockRclockdomainscore_l3_clkdmti,clockdomaindpll3_clkdmti,clockdomaindpll1_clkdmti,clockdomainper_clkdmti,clockdomainlemu_clkdmti,clockdomainidpll4_clkdmti,clockdomainwkup_clkdmti,clockdomain$dss_clkdmti,clockdomaincore_l4_clkdmti,clockdomaincam_clkdmti,clockdomainiva2_clkdmti,clockdomaindpll2_clkdmti,clockdomainpd2d_clkdmti,clockdomain dpll5_clkdmti,clockdomainsgx_clkdmti,clockdomainusbhost_clkdmti,clockdomain target-module@48320000ti,sysc-omap2ti,syscH2H2 revsyscPfckick+ H2counter@0ti,omap-counter32k interrupt-controller@48200000ti,omap3-intcH target-module@48056000ti,sysc-omap2ti,syscH`H`,H`(revsyscsyss#   Lick+ H`dma-controller@0ti,omap3630-sdmati,omap-sdma $/ <`gpio@48310000ti,omap3-gpioH1gpio1I[kgpio@49050000ti,omap3-gpioIgpio2[kgpio@49052000ti,omap3-gpioI gpio3[k gpio@49054000ti,omap3-gpioI@ gpio4[kgpio@49056000ti,omap3-gpioI`!gpio5[kgpio@49058000ti,omap3-gpioI"gpio6[k serial@4806a000ti,omap3-uartH wH12txrxuart1 lserial@4806c000ti,omap3-uartHwI34txrxuart2 lserial@49020000ti,omap3-uartIwJ56txrxuart3 lfdefaultti2c@48070000 ti,omap3-i2cH8txrx+i2c1fdefaultt at24@50 atmel,24c02Ptwl@48H  ti,twl4030fdefaulttaudioti,twl4030-audiocodecrtcti,twl4030-rtc bciti,twl4030-bci  vacwatchdogti,twl4030-wdtregulator-vaux1ti,twl4030-vaux1regulator-vaux2ti,twl4030-vaux2#regulator-vaux3ti,twl4030-vaux3regulator-vaux4ti,twl4030-vaux4regulator-vdd1ti,twl4030-vdd1 ' regulator-vdacti,twl4030-vdacw@w@regulator-vioti,twl4030-vioregulator-vintana1ti,twl4030-vintana1regulator-vintana2ti,twl4030-vintana2regulator-vintdigti,twl4030-vintdigregulator-vmmc1ti,twl4030-vmmc1:0regulator-vmmc2ti,twl4030-vmmc2:0regulator-vusb1v5ti,twl4030-vusb1v5regulator-vusb1v8ti,twl4030-vusb1v8regulator-vusb3v1ti,twl4030-vusb3v1regulator-vpll1ti,twl4030-vpll1regulator-vpll2ti,twl4030-vpll2w@w@regulator-vsimti,twl4030-vsimw@-gpioti,twl4030-gpio[ktwl4030-usbti,twl4030-usb  pwmti,twl4030-pwmpwmledti,twl4030-pwmledpwrbuttonti,twl4030-pwrbuttonkeypadti,twl4030-keypad/$B0iglj. madcti,twl4030-madcOi2c@48072000 ti,omap3-i2cH 9txrx+i2c2i2c@48060000 ti,omap3-i2cH=txrx+i2c3 fdefaulttat24@50 atmel,24c02Pmailbox@48094000ti,omap3-mailboxmailboxH @amdsp  spi@48098000ti,omap2-mcspiH A+mcspi1@#$%&'()* tx0rx0tx1rx1tx2rx2tx3rx3fdefaulttads7846@0fdefaultt ti,ads7846`  #3 CSspi@4809a000ti,omap2-mcspiH B+mcspi2 +,-.tx0rx0tx1rx1spi@480b8000ti,omap2-mcspiH [+mcspi3 tx0rx0tx1rx1spi@480ba000ti,omap2-mcspiH 0+mcspi4FGtx0rx01w@480b2000 ti,omap3-1wH :hdq1wmmc@4809c000ti,omap3-hsmmcH Smmc1a=>txrxnfdefaultt{mmc@480b4000ti,omap3-hsmmcH @Vmmc2/0txrxfdefaultt{+wlcore@2 ti,wl1271 Immc@480ad000ti,omap3-hsmmcH ^mmc3MNtxrx disabledmmu@480bd400ti,omap2-iommuH mmu_ispmmu@5d000000ti,omap2-iommu]mmu_iva disabledwdt@48314000 ti,omap3-wdtH1@ wd_timer2mcbsp@48074000ti,omap3-mcbspH@mpu ;< commontxrxmcbsp1 txrxfck disabledtarget-module@480a0000ti,sysc-omap2ti,syscH <H @H Drevsyscsyssick+ H rng@0 ti,omap2-rng 4mcbsp@49022000ti,omap3-mcbspI I mpusidetone>?commontxrxsidetonemcbsp2mcbsp2_sidetone!"txrxfckickokfdefaultt!mcbsp@49024000ti,omap3-mcbspI@I mpusidetoneYZcommontxrxsidetonemcbsp3mcbsp3_sidetonetxrxfckick disabledmcbsp@49026000ti,omap3-mcbspI`mpu 67 commontxrxmcbsp4txrxfck disabledmcbsp@48096000ti,omap3-mcbspH `mpu QR commontxrxmcbsp5txrxfck disabledsham@480c3000ti,omap3-shamshamH 0d1Erxtarget-module@48318000ti,sysc-omap2-timerti,syscH1H1H1revsyscsyss' fckick+ H1';timer@0ti,omap3430-timerfck%FUeCtarget-module@49032000ti,sysc-omap2-timerti,syscI I I revsyscsyss' fckick+ I timer@0ti,omap3430-timer&timer@49034000ti,omap3430-timerI@'timer3timer@49036000ti,omap3430-timerI`(timer4timer@49038000ti,omap3430-timerI)timer5|timer@4903a000ti,omap3430-timerI*timer6|timer@4903c000ti,omap3430-timerI+timer7|timer@4903e000ti,omap3430-timerI,timer8|timer@49040000ti,omap3430-timerI-timer9timer@48086000ti,omap3430-timerH`.timer10timer@48088000ti,omap3430-timerH/timer11target-module@48304000ti,sysc-omap2-timerti,syscH0@H0@H0@revsyscsyss' fckick+ H0@timer@0ti,omap3430-timer_Fusbhstll@48062000 ti,usbhs-tllH N usb_tll_hsusbhshost@48064000ti,usbhs-hostH@ usb_host_hs+ ehci-phy ehci-phyohci@48064400ti,ohci-omap3HDLehci@48064800 ti,ehci-omapHHMgpmc@6e000000ti,omap3430-gpmcgpmcnrxtx+[k0,-nand@0,0ti,omap2-nand  sw(6xHxZix|xZZH< xx.@Z+partition@0Xxloaderpartition@80000Xubootpartition@260000Xuboot environment&partition@2a0000Xlinux*@partition@6a0000Xrootfsjethernet@gpmcsmsc,lan9221smsc,lan9115^i(6HZi|(-- xKK@.   fdefaultt    ethernet@4,0smsc,lan9221smsc,lan9115fdefaultt    ^i(6HZi|(-- xKK@.   usb_otg_hs@480ab000ti,omap3-musbH \]mcdma usb_otg_hs $ / 7 fdefaultt @ O Wusb2-phy a2dss@48050000 ti,omap3-dssHok dss_corefck+fdefaulttdispc@48050400ti,omap3-dispcH dss_dispcfckencoder@4804fc00 ti,omap3-dsiHH@H protophypll disabled dss_dsi1 fcksys_clkencoder@48050800ti,omap3-rfbiH disabled dss_rfbifckickencoder@48050c00ti,omap3-vencH ok dss_vencfcktv_dac_clk gportendpoint s  portendpoint s %ssi-controller@48058000 ti,omap3-ssissiokHHsysgddGgdd_mpu+ t ssi_ssr_fckssi_sst_fckssi_ickssi-port@4805a000ti,omap3-ssi-portHHtxrxCDssi-port@4805b000ti,omap3-ssi-portHHtxrxEFserial@49042000ti,omap3-uartI PQRtxrxuart4 lregulator-abb-mpu ti,abb-v1 abb_mpu_iva+H0rH0hbase-addressint-address !  ` sO7pinmux@480025a0 ti,omap3-padconfpinctrl-singleH%\++Iisp@480bc000 ti,omap3-ispH H   ports+bandgap@48002524H%$ti,omap36xx-bandgap target-module@480cb000ti,sysc-omap3630-srti,syscsmartreflex_coreH 8sysc fck+ H smartreflex@0ti,omap3-smartreflex-coretarget-module@480c9000ti,sysc-omap3630-srti,syscsmartreflex_mpu_ivaH 8sysc fck+ H smartreflex@480c9000ti,omap3-smartreflex-mpu-ivatarget-module@50000000ti,sysc-omap4ti,syscPP revsysc   fckick+ Popp-tableoperating-points-v2-ti-cpuopp50-300000000  ssssss  /opp100-600000000 #F OOOOOO opp130-800000000 / 777777 opp1g-1000000000 ;   ;opp_supplyti,omap-opp-supply Fthermal-zonescpu_thermal a w N  memory@80000000~memoryleds gpio-ledsfdefaulttledb Xcm-t3x:green   heartbeathsusb1_power_regregulator-fixed hsusb1_vbus2Z2Z phsusb2_power_regregulator-fixed hsusb2_vbus2Z2Z phsusb1_phyusb-nop-xceiv  hsusb2_phyusb-nop-xceiv  ads7846-regregulator-fixed ads7846-reg2Z2Zsvideo-connectorsvideo-connectorXtvportendpoint s soundti,omap-twl4030 cm-t35 !regulator-vddvarioregulator-fixed vddvario regulator-vdd33aregulator-fixedvdd33a  wl12xx_vmmc2regulator-fixedvw1271fdefaultt"w@w@   N  wl12xx_vaux2regulator-fixedvwl1271_vaux2w@w@ #encoder ti,tfp410 fdefaultt$ports+port@0endpoint s%port@1endpoint s&'dvi-connectordvi-connectorXdviportendpoint s'&audio_ampregulator-fixed audio_ampfdefaultt(   compatibleinterrupt-parent#address-cells#size-cellsmodeli2c0i2c1i2c2serial0serial1serial2serial3display0display1device_typeregclocksclock-namesclock-latencyoperating-points-v2vbb-supplycpu0-supplyinterruptsti,hwmodsranges#pinctrl-cells#interrupt-cellsinterrupt-controllerpinctrl-single,register-widthpinctrl-single,function-maskpinctrl-namespinctrl-0pinctrl-single,pinsphandlesysconregulator-nameregulator-min-microvoltregulator-max-microvolt#clock-cellsti,bit-shiftdmasdma-namesclock-frequencyti,max-divti,index-starts-at-oneclock-multclock-divti,set-bit-to-disableti,clock-multti,clock-divti,set-rate-parentti,index-power-of-twoti,low-power-stopti,lockti,low-power-bypassti,dividersreg-namesti,sysc-sidleti,sysc-maskti,sysc-midleti,syss-mask#dma-cellsdma-channelsdma-requeststi,gpio-always-ongpio-controller#gpio-cellsinterrupts-extendedpagesizebci3v1-supplyio-channelsio-channel-namesti,use-ledsti,pullupsusb1v5-supplyusb1v8-supplyusb3v1-supplyusb_mode#phy-cells#pwm-cellskeypad,num-rowskeypad,num-columnslinux,keymap#io-channel-cells#mbox-cellsti,mbox-num-usersti,mbox-num-fifosti,mbox-txti,mbox-rxti,spi-num-csvcc-supplyspi-max-frequencypendown-gpioti,x-minti,x-maxti,y-minti,y-maxti,x-plate-ohmsti,pressure-maxti,debounce-maxti,debounce-tolti,debounce-repwakeup-sourceti,dual-voltpbias-supplybus-widthvmmc-supplyvqmmc-supplynon-removablecap-power-off-cardref-clock-frequencystatus#iommu-cellsti,#tlb-entriesinterrupt-namesti,buffer-size#sound-dai-cellsti,no-reset-on-initti,no-idleti,timer-alwonassigned-clocksassigned-clock-parentsti,timer-dspti,timer-pwmti,timer-secureport1-modeport2-moderemote-wakeup-connectedphysgpmc,num-csgpmc,num-waitpinsnand-bus-widthgpmc,device-widthti,nand-ecc-optgpmc,cs-on-nsgpmc,cs-rd-off-nsgpmc,cs-wr-off-nsgpmc,adv-on-nsgpmc,adv-rd-off-nsgpmc,adv-wr-off-nsgpmc,we-on-nsgpmc,we-off-nsgpmc,oe-on-nsgpmc,oe-off-nsgpmc,page-burst-access-nsgpmc,access-nsgpmc,cycle2cycle-delay-nsgpmc,rd-cycle-nsgpmc,wr-cycle-nsgpmc,wr-access-nsgpmc,wr-data-mux-bus-nslabelbank-widthgpmc,cycle2cycle-samecsengpmc,cycle2cycle-diffcsengpmc,bus-turnaround-nsgpmc,wait-monitoring-nsgpmc,clk-activation-nsvddvario-supplyvdd33a-supplyreg-io-widthsmsc,save-mac-addressmultipointnum-epsram-bitsinterface-typeusb-phyphy-namespowervdda-supplyremote-endpointti,channelsdata-linesti,tranxdone-status-maskti,settling-timeti,clock-cyclesti,abb_infoiommusti,phy-type#thermal-sensor-cellsopp-hzopp-microvoltopp-supported-hwopp-suspendturbo-modeti,absolute-max-voltage-uvpolling-delay-passivepolling-delaycoefficientsthermal-sensorsgpioslinux,default-triggerstartup-delay-usreset-gpiosti,modelti,mcbspregulator-always-onenable-active-highvin-supplypowerdown-gpios